需要更多?
| 數量 | 價格 |
|---|---|
| 1+ | NT$35.320 |
| 10+ | NT$23.980 |
| 50+ | NT$22.640 |
| 100+ | NT$21.290 |
| 250+ | NT$20.020 |
| 500+ | NT$19.890 |
| 1000+ | NT$19.420 |
| 2500+ | NT$18.940 |
產品訊息
產品總覽
The CD4018BE is a CMOS Pre-settable divide-by-N Counter consists of 5 Johnson-counter stages, buffered Q outputs from each stage and counter pre-set control gating. CLOCK, RESET, DATA, PRESET ENABLE and 5 individual JAM inputs are provided. Divide by 10, 8, 6, 4 or 2 counter configurations can be implemented by feeding the Q\5, Q\4, Q\3, Q\2, Q\1 signals respectively, back to the DATA input. Divide-by functions greater than 10 can be achieved by use of multiple CD4018B units. The counter is advanced one count at the positive clock-signal transition. Schmitt Trigger action on the clock line permits unlimited clock rise and fall times. A high RESET signal clears the counter to an all-zero condition. A high PRESET-ENABLE signal allows information on the JAM inputs to pre-set the counter. Anti-lock gating is provided to assure the proper counting sequence.
- Fully static operation
- 100% Tested for quiescent current at 20V
- Standardized, symmetrical output characteristics
- Meets all requirements of JEDEC tentative standard #13B
應用
Clock & Timing, Industrial
技術規格
CD4018
8.5MHz
DIP
16Pins
18V
4018
125°C
-
Presettable
31
DIP
3V
CD4000
-55°C
CD4000 LOGIC
No SVHC (27-Jun-2018)
法規與環境保護
承擔產品生產最後程序之國家原產地:Malaysia
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證