1,000 即日起您可預購補貨
| 數量 | 價格 |
|---|---|
| 1+ | NT$36.960 |
| 10+ | NT$24.010 |
| 50+ | NT$22.580 |
| 100+ | NT$21.140 |
| 250+ | NT$19.750 |
| 500+ | NT$18.940 |
| 1000+ | NT$18.260 |
| 2500+ | NT$17.590 |
產品訊息
產品總覽
The CD74HCT573E is an octal CMOS Transparent D Latch with 3-state outputs. When the LE input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor, the minimum value of the resistor is determined by the current-sinking capability of the driver.
- Balanced propagation delays and transition times
- Standard outputs drive up to 10 LS-TTL loads
- Significant power reduction compared to LS-TTL logic ICs
- Inputs are TTL-voltage compatible
應用
Communications & Networking
技術規格
74HCT573
Tri State Non Inverted
6mA
DIP
4.5V
8bit
74573
125°C
-
D Type Transparent
35ns
DIP
20Pins
5.5V
74HCT
-55°C
-
法規與環境保護
承擔產品生產最後程序之國家原產地:Malaysia
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證