3,000 即日起您可預購補貨
| 數量 | 價格 |
|---|---|
| 5+ | NT$29.690 |
| 10+ | NT$14.910 |
| 100+ | NT$9.620 |
| 500+ | NT$8.430 |
| 1000+ | NT$6.400 |
| 5000+ | NT$5.880 |
| 10000+ | NT$5.360 |
產品訊息
產品總覽
The SN74LVC2G125DCUR is a dual Bus Buffer Gate designed for 1.65 to 5.5V VCC operation. This device features dual line drivers with 3-state outputs. The outputs are disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor and the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using IOFF. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. This device contains dual buffer gate device with output enable control and performs the Boolean function Y = A.
- IOFF Supports live insertion, partial-power-down mode and back-drive protection
- Allows down voltage translation
- Can be used as a down translator to translate inputs from 5.5V down to the VCC level
- Inputs accept voltages to 5.5V
- Latch-up performance exceeds 250mA per JESD 17
- 4.3ns at 3.3V Propagation delay (tpd)
- 10µA ICC Low power consumption
- ±24mA Output drive at 3.3 V
- <lt/>0.8V at VCC = 3.3V, TA = 25°C VOLP (output ground bounce)
- <gt/>2V at VCC = 3.3V, TA = 25°C VOHV (output VOH undershoot)
- Green product and no Sb/Br
應用
Industrial, Communications & Networking, Automation & Process Control, Aerospace, Defence, Military, Motor Drive & Control, Imaging, Video & Vision
技術規格
Buffer, Non Inverting
VSSOP
8Pins
5.5V
742G125
85°C
-
74LVC2G125
VSSOP
1.65V
74LVC
-40°C
-
MSL 1 - Unlimited
技術文件 (1)
SN74LVC2G125DCUR 的替代選擇
找到 2 個產品
法規與環境保護
承擔產品生產最後程序之國家原產地:Japan
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證