需要更多?
| 數量 | 價格 |
|---|---|
| 1+ | NT$20.610 |
| 10+ | NT$13.290 |
| 100+ | NT$10.800 |
| 500+ | NT$10.310 |
| 1000+ | NT$9.920 |
| 2500+ | NT$9.430 |
| 5000+ | NT$9.060 |
產品訊息
產品總覽
The SN74LVTH125DBR is a quadruple Bus Buffer designed specifically for low-voltage (3.3V) VCC operation, but with the capability to provide a TTL interface to a 5V system environment. It features independent line drivers with 3-state outputs. Each output is in the high-impedance state when the associated output-enable (OE)\ input is high. Active bus-hold circuitry holds unused or un-driven inputs at a valid logic state. Use of pull-up/pull-down resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5V, OE\ should be tied to VCC through a pull-up resistor and the minimum value of the resistor is determined by the current-sinking capability of the driver. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- Supports mixed-mode signal operation
- IOFF and power-up 3-state support hot insertion
- Bus hold on data inputs eliminates the need for external pull-up/pull-down resistors
- Latch-up performance exceeds 500mA per JESD 17
- <lt/>0.8V at VCC = 3.3V, TA = 25°C VOLP (output ground bounce)
- Green product and no Sb/Br
應用
Industrial, Signal Processing, Wireless, Consumer Electronics, Communications & Networking
技術規格
Buffer, Non Inverting
SSOP
14Pins
3.6V
74125
85°C
-
No SVHC (27-Jun-2018)
74LVT125
SSOP
2.7V
74LVT
-40°C
-
MSL 1 - Unlimited
SN74LVTH125DBR 的替代選擇
找到 1 個產品
法規與環境保護
承擔產品生產最後程序之國家原產地:Malaysia
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證