需要更多?
| 數量 | 價格 |
|---|---|
| 1+ | NT$2,301.990 |
產品訊息
產品總覽
DC1075B-A demonstration circuit is a divide by 4 clock divider for use with high speed ADCs. Each assembly includes a clock divider followed by a re-timing stage used to produce sharp clock edges. Functionally, the DC1075B receives a high frequency sine wave which is attenuated and routed into the clock divider. The output of the clock divider is then routed to a D flip flop re-timing stage. This D flip flop is clocked by the original high frequency sine wave. This is critical to ensure signal integrity. The output of this re-timing stage is a CMOS signal suitable to be a clock source for high speed ADCs. This circuit also is a model for designs involving FPGAs which serve as clock dividers. Whenever this is done, a D flip flop re-timing stage is required to ensure a low jitter clock signal.
- HMC433E low noise divide-by-4 Static Divider utilizing InGaP GaAs HBT technology
- 1100MHz maximum input frequency
附註
Input frequencies for the DC1075B-A from 540MHz to 700MHz are not recommended.
技術規格
Analog Devices
Clock & Timing
Demo Board HMC433E
No SVHC (25-Jun-2025)
HMC433E
Static Divider
-
技術文件 (1)
法規與環境保護
承擔產品生產最後程序之國家原產地:Philippines
承擔產品生產最後程序之國家
RoHS
產品合規憑證