需要更多?
數量 | 價格 |
---|---|
1+ | NT$370.750 |
10+ | NT$324.410 |
25+ | NT$268.800 |
50+ | NT$240.990 |
100+ | NT$222.450 |
250+ | NT$207.620 |
產品訊息
產品總覽
CY2304SXC-1 is a CY2304 is a 3.3V zero delay buffer designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip phase-locked loop (PLL) that locks to an input clock presented on the REF pin. The PLL feedback is required to be driven into the FBK pin, and can be obtained from one of the outputs. The input-to-output skew is guaranteed to be less than 250 ps, and output-to-output skew is guaranteed to be less than 200 ps. The CY2304 has two banks of two outputs each. The CY2304 PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off, resulting in less than 25 μA of current draw. Multiple CY2304 devices can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 500 ps.
- 8-pin SOIC (150 Mils) package type, commercial operating range
- Zero input-output propagation delay, adjustable by capacitive load on FBK input
- Multiple configurations, multiple low-skew outputs
- 10MHz to 133MHz operating range
- 90ps typical peak cycle-to-cycle jitter at 15pF, 66MHz
技術規格
Clock Buffer
4Outputs
3.6V
8Pins
70°C
-
133.3MHz
3V
SOIC
0°C
-
No SVHC (21-Jan-2025)
法規與環境保護
承擔產品生產最後程序之國家原產地:Philippines
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證