1,080 即日起您可預購補貨
| 數量 | 價格 |
|---|---|
| 1+ | NT$331.500 |
| 10+ | NT$309.590 |
| 25+ | NT$306.920 |
| 50+ | NT$300.790 |
| 100+ | NT$294.650 |
| 250+ | NT$288.510 |
| 500+ | NT$282.370 |
產品訊息
產品總覽
MT48LC4M16A2P-6A IT:J is a SDR SDRAM. The 64Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 67,108,864 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 16,777,216-bit banks are organized as 4096 rows by 1024 columns by 4 bits. Each of the x8’s 16,777,216-bit banks are organized as 4096 rows by 512 columns by 8 bits. Each of the x16’s 16,777,216-bit banks are organized as 4096 rows by 256 columns by 16 bits. The 64Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.
- Fully synchronous; all signals registered on positive edge of system clock
- Internal, pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Auto precharge, includes concurrent auto precharge and auto refresh modes
- LVTTL-compatible inputs and outputs
- Single 3.3V ±0.3V power supply
- Timing – cycle time : 6ns at CL = 3
- 4 Meg x 16
- 54-pin TSOP II package
- Industrial operating temperature range from -40°C to +85°C
警告
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
技術規格
SDR
64Mbit
4M x 16bit
167MHz
TSOP-II
3.3V
-40°C
-
64Mbit
4M x 16bit
167MHz
TSOP-II
54Pins
Surface Mount
85°C
No SVHC (17-Dec-2015)
技術文件 (1)
法規與環境保護
承擔產品生產最後程序之國家原產地:Singapore
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證