需要更多?
| 數量 | 價格 |
|---|---|
| 1+ | NT$19.450 |
| 10+ | NT$12.110 |
| 100+ | NT$10.490 |
| 500+ | NT$9.220 |
| 1000+ | NT$8.840 |
| 2500+ | NT$8.410 |
| 5000+ | NT$8.200 |
產品訊息
產品總覽
The 74AHC594PW is a 8-bit Si-gate CMOS Shift Register with output register. It is pin compatible with low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A. This non-inverting serial-in parallel-out shift register feeds an 8-bit D-type storage register. Separate clocks (SHCP\ and STCP\) and direct overriding clears (SHR and STR) are provided on both the shift and storage registers. A serial output (Q7S) is provided for cascading purposes. Both the shift and storage register clocks are positive-edge triggered. If the user wishes to connect both clocks together, the shift register will always be one count pulse ahead of the storage register.
- Balanced propagation delays
- All inputs have Schmitt-trigger actions
- Inputs accept voltages higher than VCC
- Independent direct overriding clears on shift and storage registers
- Independent clocks for shift and storage registers
- Latch-up performance exceeds 100mA per JESD78 class II
- CMOS Input level
- Complies with JEDEC standard No. 7A
應用
Signal Processing, Automation & Process Control
技術規格
74AHC594
1 Element
TSSOP
16Pins
5.5V
74AHC
-40°C
-
MSL 1 - Unlimited
Serial to Parallel
8bit
TSSOP
2V
Non Inverted
74594
125°C
-
No SVHC (25-Jun-2025)
法規與環境保護
承擔產品生產最後程序之國家原產地:Thailand
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證