有貨時通知我
| 數量 | 價格 |
|---|---|
| 100+ | NT$10.170 |
| 500+ | NT$9.400 |
| 1000+ | NT$8.060 |
| 5000+ | NT$6.710 |
| 10000+ | NT$6.580 |
產品訊息
產品總覽
The 74AHCT574PW is an octal positive edge-trigger D-type Flip-flop with 3-state output and high-speed Si-gate CMOS technology. It is pin compatible with low power Schottky TTL (LSTTL). It features separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. A clock and an output enable (OE\) input are common to all flip-flops. The 8 flip-flops will store the state of their individual D-inputs that meet the set-up and hold times requirements on the low-to-high CP transition. When OE\ is low the contents of the 8 flip-flops are available at the outputs. When OE\ is high, the outputs go to the high-impedance OFF-state. Operation of the OE\ input does not affect the state of the flip-flops.
- Balanced propagation delays
- All inputs have Schmitt-trigger action
- Independent register and 3-state buffer operation
- Common 3-state output enable input
- TTL Input level
- Complies with JEDEC standard No. 7A
應用
Industrial, Consumer Electronics, Computers & Computer Peripherals, Communications & Networking
技術規格
74AHCT574
-
25mA
TSSOP
Positive Edge
4.5V
74AHCT
-40°C
-
MSL 1 - Unlimited
D
115MHz
TSSOP
20Pins
Tri State Non Inverted
5.5V
74574
125°C
-
No SVHC (25-Jun-2025)
法規與環境保護
承擔產品生產最後程序之國家原產地:Thailand
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證