產品訊息
產品總覽
The HEF4027BT is a dual JK Flip-flop features independent set-direct (SD), clear-direct (CD), clock inputs and outputs (Q, Q\). Data is accepted when clock is low and transferred to the output on the positive-going edge of the clock. The active high asynchronous clear-direct and set-direct inputs are independent and override the J, K and clock inputs. The outputs are buffered for best system performance. Schmitt trigger action makes the clock input highly tolerant of slower rise and fall times. It operates over a recommended VDD power supply range of 3 to 15V referenced to VSS (usually ground). Unused inputs must be connected to VDD, VSS or another input.
- Fully static operation
- Standardized symmetrical output characteristics
- Complies with JEDEC standard JESD 13-B
應用
Medical, Industrial, Consumer Electronics, Automation & Process Control
技術規格
HEF4027
30ns
2.4mA
SOIC
Positive Edge
4.5V
HEF4000
-40°C
-
MSL 1 - Unlimited
JK
30MHz
SOIC
16Pins
Complementary
15.5V
4027
70°C
-
No SVHC (25-Jun-2025)
HEF4027BT,653 的替代選擇
找到 3 個產品
法規與環境保護
承擔產品生產最後程序之國家原產地:Netherlands
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證