需要更多?
| 數量 | 價格 |
|---|---|
| 100+ | NT$8.660 |
| 500+ | NT$8.240 |
| 1000+ | NT$7.270 |
| 5000+ | NT$7.150 |
| 10000+ | NT$7.010 |
產品訊息
產品總覽
The SN74HC573ADWR is an octal transparent D Latch with 3-state outputs. It is designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers and working registers. While the LE input is high, the Q outputs respond to the data (D) inputs. When LE is low, the outputs are latched to retain the data that was set up. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor.
- High-current 3-state outputs drive bus lines directly or up to 15 LSTTL loads
- Bus-structured pinout
- 80µA Maximum low power consumption
- 21ns Propagation delay (typical)
- ±6mA Output drive at 5V
- 1µA Maximum low input current
- Green product and no Sb/Br
應用
Communications & Networking, Industrial
技術規格
74HC573
Tri State
-
SOIC
2V
8bit
74573
85°C
-
D Type Transparent
43ns
SOIC
20Pins
6V
74HC
-40°C
-
技術文件 (1)
法規與環境保護
承擔產品生產最後程序之國家原產地:Malaysia
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證