需要更多?
| 數量 | 價格 |
|---|---|
| 100+ | NT$11.620 |
| 500+ | NT$9.980 |
| 1000+ | NT$8.960 |
| 2500+ | NT$7.670 |
| 5000+ | NT$6.780 |
產品訊息
產品總覽
The SN74LV165APWR is a 8-bit parallel-load Shift Register designed for 2 to 5.5V VCC operation. When it is clocked, data is shifted toward the serial output QH. parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the shift/load (SH/LD) input. It features a clock-inhibit function and a complemented serial output, QH. clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD\ is held high and clock inhibit (CLK INH) is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. parallel loading is inhibited when SH/LD\ is held high. The parallel inputs to the register are enabled while SH/LD\ is held low, independently of the levels of CLK, CLK INH or SER.
- Support mixed-mode voltage operation on all ports
- Ioff Supports partial-power-down mode operation
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
應用
Aerospace, Defence, Military, Avionics, Medical
技術規格
74LV165
1 Element
TSSOP
16Pins
5.5V
74LV
-40°C
-
Parallel to Serial
8bit
TSSOP
2V
Differential
74165
85°C
-
技術文件 (1)
法規與環境保護
承擔產品生產最後程序之國家原產地:China
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證