產品訊息
SN74LV595ADR 的替代選擇
找到 1 個產品
產品總覽
The SN74LV595ADR is a 8-bit serial-in parallel-out Shift Register feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for the shift and storage registers. The shift register has a direct overriding clear (SRCLR\) input, serial (SER) input and serial outputs for cascading. When the OE\ input is high, the outputs are in the high-impedance state. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register. This low-drive CMOS device can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are 5V tolerant allowing for down translation to VCC.
- Support mixed-mode voltage operation on all ports
- Ioff Supports live insertion, partial power-down mode and back-drive protection
- Shift register has direct clear
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
應用
Communications & Networking, Power Management, Computers & Computer Peripherals
技術規格
74LV595
1 Element
SOIC
16Pins
5.5V
74LV
-40°C
-
MSL 1 - Unlimited
Serial to Parallel
8bit
SOIC
2V
Tri State
74595
85°C
-
No SVHC (27-Jun-2018)
技術文件 (1)
法規與環境保護
承擔產品生產最後程序之國家原產地:China
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證