有貨時通知我
| 數量 | 價格 |
|---|---|
| 1+ | NT$50.990 |
| 10+ | NT$26.210 |
| 100+ | NT$17.200 |
| 500+ | NT$15.080 |
| 1000+ | NT$13.540 |
| 2500+ | NT$11.620 |
| 5000+ | NT$10.080 |
產品訊息
產品總覽
The SN74LVC1G74DCTR is a single positive-edge-triggered D-type Flip-flop is designed for 1.65 to 5.5V VCC operation. A low level at the preset (PRE\) or clear (CLR\) input sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- Supports down translation to VCC
- ±24mA Output drive at 3.3V
- Ioff Supports live insertion, partial-power-down mode and back-drive protection
- Latch-up performance exceeds 100mA per JESD 78, class II
- Green product and no Sb/Br
應用
Communications & Networking, Motor Drive & Control, Consumer Electronics
技術規格
74LVC1G74
-
50mA
SSOP
Positive Edge
1.65V
74LVC
-40°C
-
D
200MHz
SSOP
8Pins
Complementary
5.5V
741G74
125°C
-
技術文件 (1)
法規與環境保護
承擔產品生產最後程序之國家原產地:Japan
承擔產品生產最後程序之國家
RoHS
RoHS
產品合規憑證